As you are now the owner of this document which should have come to you for free, please consider making a donation of £1 or more for the upkeep of the (Radar) website which holds this document. I give my time for free, but it costs me money to bring this document to you. You can donate here <u>https://blunham.com/Misc/Texas</u>

Many thanks.

Please do not upload this copyright pdf document to any other website. Breach of copyright may result in a criminal conviction.

This Acrobat document was generated by me, Colin Hinson, from a document held by me. I requested permission to publish this from Texas Instruments (twice) but received no reply. It is presented here (for free) and this pdf version of the document is my copyright in much the same way as a photograph would be. If you believe the document to be under other copyright, please contact me.

The document should have been downloaded from my website <u>https://blunham.com/</u>, or any mirror site named on that site. If you downloaded it from elsewhere, please let me know (particularly if you were charged for it). You can contact me via my Genuki email page: <u>https://www.genuki.org.uk/big/eng/YKS/various?recipient=colin</u>

You may not copy the file for onward transmission of the data nor attempt to make monetary gain by the use of these files. If you want someone else to have a copy of the file, point them at the website. (<u>https://blunham.com/Misc/Texas</u>). Please do not point them at the file itself as it may move or the site may be updated.

It should be noted that most of the pages are identifiable as having been processed by me.

If you find missing pages, pages in the wrong order, anything else wrong with the file or simply want to make a comment, please drop me a line (see above).

It is my hope that you find the file of use to you.

Colin Hinson In the village of Blunham, Bedfordshire.

I put a lot of time into producing these files which is why you are met with this page when you open the file.

# **TMS5220C**

## Speech Products Data Manual

(EDITION NOV.84)



### IMPORTANT NOTICE

Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible.

Texas Instruments assumes no responsibility for infringement of patents or rights of others based on Texas Instruments applications assistance or product specifications, since TI does not possess full access to data concerning the use or applications of customer's products. TI also assumes no responsibility for customer product designs.

Copyright 🗄 1984 Texas Instruments Incorporated

### TMS5220C

### TABLE OF CONTENTS

### SECTION 1: INTRODUCTION

| 1.1 | SCOPE           |   | • |   |   |   | • |   |   |   |   | • |   |   | • | • | • | • | •  | • | • |   | •• | • |   | • | • |
|-----|-----------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----|---|---|---|----|---|---|---|---|
| 1.2 | DEVICE FUNCTION | ٠ | · | ٠ | • | ٠ | · | • | • | • | · | • | • | • | · | · | ٠ | • | •} | • | ٠ | ٠ | ·  | • | • | ٠ | · |
| 1.3 | KET FEATURES    | • | • | • | · | • | • | · | · | • | • | • | · | · | · | · | • | · | •  | • | · | · | ·  | · | · | ٠ | ٠ |

### SECTION 2: DEVICE DESCRIPTION

| 2.1   | PIN ASSIGNMENTS AND FUNCTIONS        |
|-------|--------------------------------------|
| 2.2   | I/O STRUCTURE                        |
| 2.2.1 | Command Register                     |
| 2.2.2 | FIFO Buffer                          |
| 2.2.3 | Data Register                        |
| 2.2.4 | Status Register                      |
| 2.2.5 | Analog Audio Out                     |
| 2.3   | COMMANDS                             |
| 2.3.1 | Load Address                         |
| 2.3.2 | Speak                                |
| 2.3.3 | Speak External                       |
| 2.3.4 | Read Byte                            |
| 2.3.5 | Read & Branch                        |
| 2.3.6 | Reset                                |
| 2.4   | TIMING                               |
| 2.4.1 | Write Cycle                          |
| 2.4.2 | Write Cycle for External Speech Data |
| 2.4.3 | Read Cycle for Status Transfers      |
| 2.4.4 | Read Byte Sequence                   |

### SECTION 3: SYSTEM INTERFACE

| 3.1   | SYSTEM CLOCK                 |   |   |   |   |   |   |   |   |   |   |   |   |   |   | • |   |   |   |
|-------|------------------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 3.2   | CPU INTERFACE                |   |   |   |   |   |   |   | • | • | • | • |   | • |   | • |   |   | • |
| 3.2.1 | Read Select and Write Select | • | • | • | • | • |   | • | • | • | • | • | ٠ | • | • | • | • | • | • |
| 3.2.2 | Ready                        | • | • | • | • | • | • | • | • | • | • | • |   | • | • | • | • | • | • |
| 3.2.3 | Interrupt                    | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • |
| 3.3   | MEMORY INTERFACE             | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • |
|       |                              |   |   |   | • |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

| 3.4 | HARDWARE | CLEAR | • |  |  |  |  |  | • |  |  |  |  |  |  |  |  |  |  |  |  |  | • |  |  |  |  |  |
|-----|----------|-------|---|--|--|--|--|--|---|--|--|--|--|--|--|--|--|--|--|--|--|--|---|--|--|--|--|--|
|-----|----------|-------|---|--|--|--|--|--|---|--|--|--|--|--|--|--|--|--|--|--|--|--|---|--|--|--|--|--|

### SECTION 4: THEORY OF OPERATION

| 4.1 | OVERVIEW OF LPC        |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |     |   |       | • |   |
|-----|------------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----|---|-------|---|---|
| 4.2 | CODED SPEECH PARAMETER |   |   |   |   |   |   |   |   |   |   |   |   | • |   |   |     |   |       |   |   |
| 4.3 | D/A CONVERSION         |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | . • |   |       |   |   |
| 4.4 | POWER UP SEQUENCE      | • | • | • | • | • | • | • |   | • |   |   |   |   |   |   |     | • | <br>• |   | • |
| 4.5 | DIGITAL AUDIO OUT      | • | • | • | • | • | • | • | • | • | • | • | • | • | • | · | •   | • | <br>• | • | • |

### SECTION 5: APPLICATIONS

.

| 5.1 | MICROPROCESSOR INTERFACE |   |   |   |   |   |   |   |   |   |   |   |   |   |   | • |   |   |   |   |   |   |
|-----|--------------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 5.2 | MICROCOMPUTER INTERFACE  | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • |

### SECTION 6: ELECTRICAL CHARACTERISTICS

| 6.1 | ABSOLUTE MAXIMUM RATINGS                                           |
|-----|--------------------------------------------------------------------|
| 6.2 | RECOMMENDED OPERATING CONDITIONS                                   |
| 6.3 | ELECTRICAL CHARACTERISTICS OVER FULL RANGE OF OPERATING CONDITIONS |
| 6.4 | STATIC DISCHARGE PROTECTION                                        |

### SECTION 7: MECHANICAL SPECIFICATIONS

| 7.1 | 28-PIN 600-MIL | PLASTIC | PACKAGES. | • |   |   |   |   |   |   | • |   |   |   |   |   |   |   |   |   |
|-----|----------------|---------|-----------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 7.2 | 28-PIN 400-MIL | PLASTIC | PACKAGES. | • | • |   | • | • |   |   |   | • | • |   | • | • |   |   |   |   |
| 7.3 | ENVIRONMENTAL. | • • • • |           | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • |

### SECTION 1

### INTRODUCTION

#### 1.1 SCOPE

This data manual will detail the functional characteristics of the TMS5220C voice synthesis Processor (VSP). Included will be a brief discussion of the Liniear Predictive Coding (LPC) method of encoding speech. It is recommended that the user also consult the data manual(s) for the type of ROM voice synthesis memory (VSM) being used for a particular application.

### **1.2 DEVICE FUNCTION**

The TMS5220C VSP uses a 10 pole filter and Linear Predictive Coding to produce verbal responses from information provided by a CPU. The host accesses speech data from memory. These speech data are then sent to yhe VSP for decoding and synthesis at a predetermined frame rate. An interpolation is performed before the synthesis for better smoothing in output speech. During the synthesis, a 10-pole lattice filter is used to model the human vocal tract. After speech data are generated by the filter, a digital to analog converter is used to produce an amplitude modulated waveform ready for amplification.

The synthesizer may also obtain speech data by direct serial access of a VSM. TI offers two types on memory devices: the TMS6100 and TMS6125. For more information concerning these devices and vocabulary generation contact your TI representative or Texas Instruments Regional Technology Center. For further information see the listing on the back of this manual.

Following is a block diagram of the TMS5220C.



### FIGURE 1.1. SYNTHESIZER BLOCK DIAGRAM

### 1.3 KEY FEATURES

The TMS5220C incorporates the following key features to insure low cost high quality speech from a microcomputer system.

- Low-Data-Rate LPC encoding
- Variable-frame-rate
- Low-Cost P-channel MOS technology
- Interrupt-based service requests
- TTL compatible\*
- Optional package size
- \* Refer to the electrical specification for TTL compatibility

### SECTION 2

### DEVICE DESCRIPTION

### 2.1 PIN ASSIGNMENTS AND FUNCTIONS

The following table and figure present a guide of the external connections for the TMS5220C.

TABLE 2-1. PIN ASSIGNMENTS AND FUNCTIONS

| PIN  | NAME           | IN/OUT    | FUNCTION                                  |
|------|----------------|-----------|-------------------------------------------|
| 1    | DRUS           | T/0       | Memory data bus (ISB)                     |
| 1 2  |                | 170       | Address bus to VSM (LSB)                  |
| 1 2  | POMCLE         | 0         | Clock to VSM (LSD)                        |
|      |                | T         | Drain supply voltage (-5 V NOM)           |
| 1 4  | Voo            | ⊥<br>T    | Substrate supply voltage (=5 v NOM)       |
|      | V S S          | 1<br>T    | Occillaton input                          |
|      |                | 1         |                                           |
|      |                | 0         | Sync j                                    |
|      | JPEAKER        | 0         | Semial data out                           |
| 1 10 |                | 0         | Serial data out<br>Testing was only       |
| 10   | PRUM UUI       | U         | resting use only                          |
| 11   | Vret<br>DDUG r | I<br>T (O | Ground reference voltage                  |
| 12   | DBU2 2         | 1/0       | Memory Data Bus                           |
| 13   | DBUS 6         | 1/0       | Memory Data Bus                           |
| 14   | DBO2 \         | 1/0       | Memory Data Dus (MSB)                     |
| 15   | MU             | U         | Lommand Dit U to VSM                      |
| 16   | MI             | U         | Lommand Dit 1 to VSM                      |
| 1/   | INI            | 0         | Interrupt (active low)                    |
| 18   | READY          | 0         | Transfer cycle W/CPU complete(active Tow) |
| 19   | DBUS 4         | 1/0       | Memory data bus                           |
| 20   | TEST           | I         | Testing use only(do not connect)          |
| 21   | ADD8/DATA      | I/0       | Address to VSM and serial data in MSB     |
| 22   | DBUS 3         | I/0       | Memory data bus                           |
| 23   | ADD 4          | 0         | Address bus to VSM                        |
| 24   | DBUS 2         | I/0       | Memory data bus                           |
| 25   | ADD 2          | 0         | Address bus to VSM                        |
| 26   | DBUS 1         | I/0       | Memory data bus                           |
| 27   | WS             | I         | Write select (active low)                 |
| 28   | RS             | I         | Read select (active low)                  |
|      |                |           |                                           |



### FIGURE 2-1. PIN ASSIGNMENTS AND LOCATIONS

#### 2.2 I/O STRUCTURE

The VSP has two input holding registers, a Command Register, and a 128-bit FIFO Buffer. It also contains two output holding registers, the Data Register, and the Status Register. Transfer of data occurs along an eight-bit data bus that incorporates internal pull-up resistors and latched inputs.

During a Write cycle from the CPU, the control logic of the VSP routes data from the Memory Data Bus to either the FIFO Buffer, if a Speak External Command is executing, or, in all other cases, the Command Register. Once this data has been latched, the VSP signals completion of the data transfer to the CPU by lowering the READY Line to its active (low) condition. Similarly, on a Read cycle, when RS goes active (low), the VSP puts either the contents of the Data Register on the bus (if the preceding command was a Read Byte command) or the contents of the Status Register (all other cases). Following is a block diagram of the VSP and a more detailed discussion of the I/O structure.



### FIGURE 2-2. TMS5220C Processor Block Diagram

### 2.2.1 Command Register

The Command Register receives command data from the Memory Data Bus and holds it for the Controller to interpret and execute. The VSP behaves as an attached processor to the host CPU and performs its synthesis tasks when appropriate commands are sent by the host CPU. Details of the individual commands are found in section 2.3.

### 2.2.2 FIFO Buffer

The 128-Bit FIFO Buffer is organized as a 16-byte parallel-in, serial-out buffer. This buffer is used to hold speech data passed from the CPU to be processed by a Speak External command in the VSP. As required by the synthesis section, data is shifted out serially starting with the "First-in" byte. A Stack Pointer keeps track of the location of the "Last-In" byte and data from the CPU is always loaded just above this location. When the stack becomes less than half full (i.e., eight byte locations are void of data), the buffer low status condition (BL) becomes true. This signals the CPU that more data should be provided to the VSP. If the buffer empties completely, the buffer empty status (BE) becomes true and the Talk Status Latch is reset causing speach to terminate immediately. To resume speech with data provided by the CPU, another Speak External command must be issued. Please note that the FIFO is cleared at the beginning and termination of the Speak External command. In addition, the Reset command and the Power-Up Clear sequence will clear the FIFO buffer.

### 2.2.3 Data Register

The eight-bit Data register is organized as a serial-in, parallel-out holding register. This register is used by the VSP to formulate a byte of data from serial data fetched from the VSM during the execution of a Read Byte command. When the Data Register has been loaded and the RS goes active (low), the byte is transferred to the Memory Data Bus. Note, the MSB is D7. Finally, the READY line goes low when the data is stable. (See Figure 2-2.)

### 2.2.4 Status Register

The three bits of the Status Register provide up-to-date information to the CPU on the state of the VSP. The Status Register may be read at any time except immediately following a Read Byte command. When RS goes active (low) the VSP routes the status data to the Memory Data Bus and lowers the Ready Line when the data is stable. Following is a description of the three status register bits along with their corresponding memory data bus bit.

| MEMORY   | STATUS   |             |
|----------|----------|-------------|
| DATA BUS | REGISTER |             |
| BIT      | BIT      | DESCRIPTION |

TS

BL

D7

Talk Status is active (high) when the VSP is processing speech data. Talk Status goes active at the initiation of a Speak command or after nine bytes of data are loaded into the FIFO following a Speak External command. It goes inactive (low) when the stop code (Energy = 1111) is processed, or immediately by a buffer empty condition, or by a Reset command. The audio output is interpolating to zero during this frame and is terminated on the next frame boundry. There will be an initial delay of 50 S in speak external mode subsequent to writing 9 data bytes before TS is set high (see figure 2-5).

Buffer Low is active when the FIFO Buffer is more than half empty. Buffer Low is set when the "Last-In" byte is shifted down past the half-full boundary (becomes the eighth data byte) of the stack. Buffer Low is cleared when data is loaded to the stack so that the "Last-In" byte lies above the half-full boundary

D6

and becomes the ninth data byte of the stack. There will be a delay of 50  $\mu$ S in speak external mode after writing 9 data bytes before BL is set low (see figure 2-5).

BE

D5

Buffer Empty is active (high) when the FIFO buffer has run out of data while executing a Speak External command. Buffer Empty is set when the last bit of the "Last-in" byte is shifted out to the synthesis section. This causes Talk Status to be cleared. Speech is terminated at some abnormal point and the Speak External command execution is terminated. Data from the Memory Data Bus is once again routed to the Command Register.

### 2.2.5 Analog Audio Out

The output of the D/A converter is a current source designed to deliver 0 to 1.5 milliamperes with resolution to 5.9 microamperes. Given a 1.8-kilohm load, the VSP will deliver between 0 and 2.7 volts. See Section 3, system interface for further details on interface.

### 2.3 COMMANDS

The CPU has minimal control over the VSP. Primarily the CPU passes commands to the VSP which initiates the activity. When WS becomes active (low), assuming a Speak External command is not presently executing, the data on the memory data bus is latched into the command register. Once the transfer is complete the VSP activates READY (low) to release the CPU. Next, the VSP interprets and executes the command. If the user tries to pass a command to the VSP while another command is executing the new command will not be accepted until the previous command is finished. The VSP will instruct the CPU to initiate wait states until it presents a READY flag to tell the CPU the present command has been fully executed and that the second command has been accepted. The minimum command spacing noted on the timing diagrams (see section 2-4) must be observed in all cases. The commands available for use by the CPU and the command execution for each instruction are showned in table 2-2 and described in the following sub sections. Please note that read select operations are not considered to be commands and cannot be used in the manner described above:

|                          | i |
|--------------------------|---|
| 76543210                 |   |
| X10CAAAA LOAD ADDRESS    |   |
| X101XXXX SPEAK           | 1 |
| X110XXXX SPEAK EXTERNAL  | i |
| XOO1XXXX READ BYTE       | i |
| XO11XXXX READ AND BRANCH | 1 |
| XOXOXBCC LOAD FRAME RATE | ļ |
| X111XXXX RESET           | ļ |
|                          |   |
|                          | ļ |

### TABLE 2-2. VSP COMMANDS AND COMMAND FORMAT

A = Address

B = Variable frame rate option

X = Don't care

CC = Command Code bits

### 2.3.1 Load Address

The Load Address command allows the CPU to alter the address register of the VSM to point to new speech data. Each Load Address command modifies 4 bits (one nibble) of the VSM address register starting with the least significant nibble. An internal address pointer automatically controls the loading of all address nibbles and is reset when a Read Byte, Read and Branch, or a Speak command is executed.

Figure 2-3 demonstrates the use of the Load Address command required to address TMS6100 family speech memories. Five consecutive Load Address commands are required to load a 4 bit chip select address (selects one of 16 TMS6100 memory devices) and a 14 bit byte address (selects one byte within the selected 6100). The chip select address is mask-programmed during the manufacture of the memory device. Preprogrammed-off the shelf memory devices generally have a chip select address = 0000.

| - |        |        |        |       |     |     |     |     |                            |
|---|--------|--------|--------|-------|-----|-----|-----|-----|----------------------------|
|   | D7     | D6     | D5     | D4    | D3  | D2  | D1  | DO  |                            |
|   | X      | 1      | 0      | 0     | A3  | A2  | A1  | AO  | First byte<br>sent to VSP  |
|   | X      | 1      | 0      | 0     | A7  | A6  | A5  | A4  | 8<br>1<br>3<br>6<br>7      |
|   | X      | 1      | 0      | 0     | A11 | A10 | A9  | A8  | 1<br>1<br>1<br>1<br>1<br>1 |
|   | X      | 1      | 0      | 0     | CSI | CSO | A13 | A12 | 1<br>4<br>6<br>6<br>7      |
|   | X      | 1      | 0      | 0     | X   | X   | CS3 | CS2 | Last byte<br>sent to VSP   |
|   | {l nad | addres | ss com | nand} |     |     |     |     |                            |

{Load address command}
Note:
A0 = LSB of byte address
CS0 = LSB of chip select address
X = Don't care

FIGURE 2-3. LOAD ADDRESS SEQUENCE

### 2.3.2 Speak

The Speak command allows speech data to be generated from phrase data stored in the VSM. This command generates an internal signal that immediately causes Talk Status to be set and initiates speech synthesis calculations using the next available data from the VSM. Audio output begins on the following frame boundary. The VSP continues to fetch data from the VSM and generates speech output until a stop code (energy = 1111) is received and recognized. At such time the audio output begins to interpolate down to the zero energy level. On the next frame boundary, speech has ended, the Talk Status is cleared, and execution of the Speak command is completed. This activity is shown in Figure 2-5.

The Reset command will cause immediate termination of the Speak command and clear talk status. Audio output will halt immediately without waiting for a frame boundry.



FIGURE 2-4. SPEAK COMMAND

### 2.3.3 Speak External

The Speak External command allows the CPU to supply speech data to the VSP from some memory other than the VSM. Upon receipt of a Speak External command, the VSP purges the FIFO buffer. At this time BL and BE become active (high) an interrupt is generated, and directs data written into the VSP to the FIFO. The VSP idles waiting for the CPU to fill the buffer before speech begins. When the buffer low status becomes false, by the CPU loading a minimum of nine bytes to the FIFO. Talk Status is set and speech synthesis calculations begin using data from the FIFO. Data continues to be taken from the FIFO until a Stop(energy = 1111) or the buffer empty abnormal termination occurs. While the Speak External command is executing, all data written to the VSP is routed to the FIFO buffer. All data transfered to the VSP after executing a Speak External command goes into the FIFO until a stop code read by the VSP, buffer empty, abnormal termination or hardware clear occurs (WS RS low). Refer to the following flow chart for further explaination.

### 2.3.4 Read Byte

The Read Byte command allows the CPU to access the next eight bits from the VSM (ignoring byte boundries). In order to access data or text at a particular address in any VSM, the full address is first loaded into the VSM address register using load address commands. Refer to the TMS6100 Data Manual.



FIGURE 2-5. SPEAK EXTERNAL COMMAND

### 2.3.5 Read and Branch

The Read and Branch command allows the VSP to access speech data via an indirect addressing scheme. This feature is typically used in conjunction with a look-up table stored in the initial address space of the VSM. The look-up table contains the actual addresses for the phrases stored in the ROM. Each look-up table entry occupies two bytes.

The advantage of this approach lies in the use of standardized software and hardware for different applications. One example might be the use of several languages in a common control system. Each language would be stored in the same place in the look-up table contained in each VSM.

To perform the Read and Branch operation the look-up table address is first loaded into the VSM address register with "Load Address" commands. Execution of the Read and Branch command ends with the VSM ready to speak starting at the address pointed to by the address contained in the look-up table. (See Figure 2-2) This command can not be used in multiple VSM applications.



### FIGURE 2-6. READ AND BRANCH

2.3.6 Reset

The Reset command allows the CPU to halt the Speak command and to put the VSP into a known state. Reset clears the Talk status, halting speech activity immediatly. The 128-bit FIFO Buffer is purged (BL and BE become active[high]) and the I/O paths are set to their default condition. In addition, the interupt line (INT) becomes inactive (high). Also note, the Reset command cannot halt the Speak External command because the Reset command is recognized as speech data. WS and RS low at the same time is the ultimate form of reset. To achieve a known state, set WS and RS low followed by a Reset Command.



FIGURE 2-7. LOAD FRAME RATE FIGURE 2-8. RESET COMMAND

### 2.4 TIMING

This section contains the system timing information. This includes a comparison of the system times at 10 kHz and 8 kHz (TABLE 2-5), a system timing summary, and individual timing diagrams for commands and status transfers.

| SAMPLE RATE                | 10kHz   | 8kHz      |
|----------------------------|---------|-----------|
| FRAME PERIOD<br>200 SAM/FR | 20 ms   | 25 m s    |
| INTERPOLATION RATE         | 400 Hz  | 320 Hz    |
| INTERPOLATION INTERVAL     | 2.5 ms  | 3.125 ms  |
| NUMBER OF INTERPOLATIONS   |         |           |
| 200                        | 8       | 8         |
| SAMPLE RATE                | 10 kHz  | 8 kHz     |
| SAMPLE PERIOD              | 100 us  | 125 us    |
| ROM CLOCK RATE             | 200 kHz | 160 kHz   |
| ROM CLOCK PERIOD           | 5 us    | 6.25 us   |
| RC OSC RATE                | 800 kHz | 640 kHz   |
| RC OCS PERIOD              | 1250 ns | 1562.5 ns |

NOTE: All timing references in this data manual are based on an 8-kHz sample rate.

### 2.4.1 Write Cycle for Read and Branch, Load Address, Speak, Speak External, and Reset Commands

### timing requirements

|                                                                                     | PARAMET                                                                            | rer                                  | MIN | NOM | MAX | UNIT |
|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------|-----|-----|-----|------|
| ta(WSL-DI)                                                                          | Delay time from WS low to data valid                                               |                                      |     |     | 3   | عير  |
| G(DI-WSH)                                                                           | (WSH) Delay time from date in valid to WS high                                     |                                      | 200 |     |     | ns   |
| th(WSH-DI)                                                                          | H-DI) Data hold time                                                               |                                      | 100 |     |     | ns   |
| Tw(WS)                                                                              | WS low time                                                                        |                                      | 200 |     |     | ns   |
| twait                                                                               | it Read-end-branch command wait time from READY high until next allowable* command |                                      | 595 |     |     | ĽS   |
| twait                                                                               | Load address command wait time from READY high until next allowable* command       |                                      | 42  | •   |     | μs   |
|                                                                                     | Speak command wait time from READY                                                 | Preceded by load-address command     | 287 |     |     |      |
| twait                                                                               | high until next allowable* command                                                 | Not preceded by load-address command | 56  |     |     | μs   |
| wait Speak external command wait time from READY high until next allowable* command |                                                                                    |                                      | 42  |     |     | ¥۶   |
| wait Reset command wait time from READY high until next allowable* command          |                                                                                    |                                      | 300 |     |     | μs   |
| t <sub>d</sub> (RWSH-RV                                                             | VSL) Minimum operation spacing                                                     |                                      | 12  |     |     | μs   |

### switching characteristics

| PARAMETER                                       | MIN | NOM | MAX | UNIT |
|-------------------------------------------------|-----|-----|-----|------|
| td(WSL-RH) Delay time from WS low to READY high |     |     | 100 | ns   |
| tw(R) READY high pulse width                    | 18  |     | 26  | 24   |

All timing is based on a clock frequency of 8 kHz.

If a new command is issued prior to the completion of the present command (before the end of t<sub>wait</sub>), then the READY signal will go high and stay high until the present command is finished executing in the VSP.



### 2.4.2 Write Cycle for Speak External Speech Data

### timing requirements

|                         | PARAMETER                                | MIN N | MAX MOM | UNIT       |
|-------------------------|------------------------------------------|-------|---------|------------|
| td (WSL-DI)             | Delay time from WS low to data valid     |       | 3       | # <b>S</b> |
| td(DI-WSH)              | Delay time from data in valid to WS high | 200   |         | ns         |
| th(WSH-DI)              | Data hold time                           | 100   |         | ns         |
| tw(WS)                  | WS low time                              | 200   |         | ns         |
| t <sub>d</sub> (RWSH-R) | WSL) Minimum operation spacing           | 12    |         | μs         |

### switching characteristics

| PARAMETER                                     | MIN | TYP MAX | UNIT |
|-----------------------------------------------|-----|---------|------|
| G(WSL-RH) Delay time from WS low to READY low |     | 100     | ns.  |
| tw(R) READY high pulse width                  | 18  | 26      | ·#8  |

All timing is based on a clock frequency of 8 kHz.



### 2.4.3 Read Cycle for Status Transfers

### timing requirements

| PARAMETER                                              | MIN | NOM MAX | UNIT |
|--------------------------------------------------------|-----|---------|------|
| d(RH-RSH) Delay time from READY high to RS high        | 6   |         | μ8   |
| twart Wart time from RS high to next allowable command | 12  |         | ۳S   |
| t <sub>d</sub> (RWSH-RWSL) Minimum operation spacing   |     |         | μs   |

### switching characteristics

|            | PARAMETER                                                   | MIN | ТҮР          | MAX  | UNIT |
|------------|-------------------------------------------------------------|-----|--------------|------|------|
| td(RSL-RH) | Delay time from RS low to READY high                        |     |              | 100  | ns   |
| G(RH-DV)   | Delay time from READY high to data valid (stable)           | 6   |              | 11   | μs   |
| 4(RSL-DX)  | Delay time from RS low to data bus driven (output unstable) |     | 4(RH-DV) - 2 |      | H.S  |
| G(RSH-DZ)  | Delay time from RS high to data output disabled             |     | Z            | 10.5 | μs   |



### 2.4.4 Read Byte Sequence

### timing requirements

| PARAMETER                                           | MIN | NOM | MAX | UNIT       |
|-----------------------------------------------------|-----|-----|-----|------------|
| td(WSL-DI) Delay time from WS low to data valid     |     |     | 3   | <u>بد</u>  |
| td(DI-WSH) Delay time from data in valid to WS high | 200 |     |     | ns:        |
| th(WSH-DI) Hold time of date in after WS high       | 100 |     |     | ns         |
| td(RH-RSH) Delay time from READY high to RS high    | 8   |     |     | <u>µ</u> я |
| G(WSH-RSL)Delay time from WS high to RS low         | 12  |     |     | 8 ند       |
| tw(W\$) WS low time                                 | 200 |     |     | ក៖         |

### switching characteristics

|            | PARAMETER                                                                  |                          |   | TYP | MAX | UNIT       |
|------------|----------------------------------------------------------------------------|--------------------------|---|-----|-----|------------|
| td(WSL-RH) | td(WSL-RH) Delay time from WS low to READY high                            |                          |   |     | 100 | ns         |
| td(RSL-RH) | td(RSL-RH) _ Delay time from RS low to READY high                          |                          |   | ••  | 100 | ns         |
| tw(R)      | READY high pulse width (write)                                             |                          |   |     | 26  | μ\$        |
|            |                                                                            | No previous load address |   | •   | 320 |            |
|            | Delay une from READT low (write) to READT low (read) Previous load address |                          |   |     | 440 | μ <b>ε</b> |
| td(RSH-DZ) | d(RSH-DZ) Delay time from RS high to data output disabled                  |                          | 4 |     | 9   | μ <b>8</b> |



### SECTION 3

### SYSTEM INTERFACE

### 3.1 SYSTEM CLOCK

As previously mentioned, this manual describes all VSP timing at an 8-kHz sample rate. This requires that the system clock run at 640 kHz. Variations from this rate will cause the pitch of the speech to vary. The 640kHz corresponds to a ROM clock rate of 160kHz. This signal is buffered and not affected by measurement instrument capacities.

The RC oscillator may be adjusted to correspond to the sampling frequency used when orginally encoding the speech. Use of a shunt capacitor is recommended to prevent circuit layout and environmental stray noise from affecting device operation. A trimmer potentiometer is required because frequency varies part to part and depending on the operating voltage. See Figure 3-1a

Additionally the CSC pin can be driven directly with a 320kHz squarewave clock if the PROMOUT pin is held at Vss potential. The clock input must be a 0 to 5 volt signal. If PROMOUT is left open or held at Vref or Vdd level, the internal RC oscillator is active. To set the RC oscillator frequency, connect a frequency counter to the ROM clock output of the TMS5220C and trim the reading to 160kHz for 8kHz sampled data or to 200kHz for 10kHz sampled data. See Figure 3-1B.

A mask-programmed option exists on the TMS5220C to allow use of a ceramic resonator instead of the RC oscillator. This option is specified during the manufacture of the TMS5220C and is therefore not user switchable. With this option, a 320 kHz squarewave clock input can still be used by connecting the promout pin to Vss (+5 volts). A 320 kHz ceramic resonator is required to provide an 8 kHz sample rate. A 400 kHz ceramic resonnator is required for a 10 kHz sample rate. See Figure 3-1C.



FIGURE 3-1. SYSTEM CLOCK

3.2 CPU INTERFACE

The CPU interface consists of an eight-bit bidirectional data bus (D7-D0), separate selects for read operations and write operations, a ready line for synchronization and an interrupt line to indicate a status change on the VSP that requires CPU attention.

3.2.1 Read Select ( $\overline{RS}$ ) and Write Select ( $\overline{WS}$ )

VSP activity on the memory data bus is controlled by the Read Select  $(\overline{\text{RS}})$  and the Write Select  $(\overline{\text{WS}})$  lines as shown in Table 3-1. This activity is further demonstrated in Figure 3-2.

|  | TABLE | 3-1. | RS | AND | WS | FUNCTION |
|--|-------|------|----|-----|----|----------|
|--|-------|------|----|-----|----|----------|

| RS           | WS | BUFFER CONDITION                                                             |
|--------------|----|------------------------------------------------------------------------------|
| Н            | H  | High impedence state                                                         |
| i<br>  H<br> | L  | Input to VSP. Some other device must be driving the Bus (typically the CPU). |
| <br> <br>    | н  | Output from the VSP. No other device should be driving the bus at this time  |
| <br>  L<br>  | L  | Hardware Power-up Clear                                                      |



### FIGURE 3-2. WS AND RS CONTROL OF MEMORY DATA BUS

It is important to note that no device can successfully complete a read cycle (from the VSP) while  $\overline{WS}$  is active (low) nor can a successful write cycle (to the VSP) be carried out while  $\overline{RS}$  is active (low). If  $\overline{WS}$  and  $\overline{RS}$  are low simultaneously, the device will initiate the power-up sequence.

### 3.2.2 Ready

The TMS5220C VSP is a slow memory device. This means that it cannot properly respond to system memory cycles within the minimum access time as determined by the CPU clock. Therefore the VSP requires wait states from the CPU to successfully complete a memory cycle. The effect of inserting wait states into memory access cycles is to extend the minimum allowable access time by one clock period for each wait state. The VSP controls the number of wait states executed by the CPU with the READY signal.

The READY line on the VSP will go high 100ns after  $\overline{RS}$  or  $\overline{WS}$  goes active (low) to let the CPU know that the data transfer cycle cannot yet be completed. When the VSP has established stable data on the data bus (in the case of  $\overline{RS}$ ) or has completed latching data in from the

data bus (in the case of  $\overline{WS}$ ), the READY line will go low indicating that the CPU may complete the data transfer cycle.

### 3.2.3 Interrupt

The interrupt line  $(\overline{INT})$  indicates changes in the status of the VSP that may require CPU attention. INT goes inactive (high) when the Status Register is read or if the Reset Instruction is executed. INT goes active (low) under the following circumstances:

- 0 Talk Status (TS) makes a one-to-zero transition indicating the end of speech processing if TS makes a one-to-zero\_transition during a read cycle: the interrupt will occur after the read cycle has been completed.
- 0 Buffer Low (BL) makes a zero-to-one transition indicating that more phrase data needs to be supplied to the FIFO for Speak External command.

### 3.3 MEMORY INTERFACE

The VSP may receive data from the CPU or directly access up to 16 VSM's. These VSM's can be the TMS6100, the TMS6125, or a custom speech ROM or EPROM developed for a specific application. Eproms may be used with added hardware or software.

Access to the VSM is accomplished with a four bit parallel bus (ADD 8, 4, 2, 1) two control lines (MO, M1), and a synchronizing clock (ROMCLK). For further information on the VSM consult the data manual for the ROM you are using.

Note that ADD8 is multiplexed as the Data Out line of the VSM as well as the most significant bit of the four bit address bus into the VSM.

3.4 HARDWARE CLEAR

After power has been applied, a hardware clear is performed by simultaneously setting  $\overline{WS}$  and  $\overline{RS}$  low for one milliesecond. The events caused by the Power-up Clear are similar to the Reset command as shown below.

- 0 Talk Status is cleared and any speech activity is halted.
- 0 The T State Counter is reset.
- 0 The FIFO is purged (BL &BE go active)
- 0 I/O multiplexers are set to allow data to be written to the Command Register and Status Register.
- 0 Frame period is set to 200 samples. Depending on the state of the device an interrupt may be generated.

### SECTION 4

### THEORY OF OPERATION

### 4.1 OVERVIEW OF LPC

Linear Predictive Coding (LPC) synthesizes human speech by recovering from the orginal speech enough data to construct a time-varying digital filter model of the vocal tract. This filter is excited with a digital representation of either glottal air impulses (voiced sound) or the rush of air, which produces unvoiced sounds. The output of this filter model is passed through an &-bit digital-to- analog (D/A) converter to produce a synthetic speech waveform.

The LPC analysis program begins with a set of digitized speech samples. These digitized samples are usually derived with an analog-to-digital converter by sampling an analog waveform at a rate of 8 or 10 kHz. Consecutive samples are grouped together to form a "frame" of digitized samples. The frames may contain from 50 to 400 samples, but usually contain 200. The LPC analysis routine operates on these digitized samples, a frame at a time, by preemphasizing the samples, calculating the energy, pitch, and the spectral coefficients (K-parameters). Next, each value is coded according to a pre-selected coding table.

This coded speech parameter data is fed serially from either the VSM or the FIFO buffer to the parameter input register. Here the Controller unpacks the data and performs various tests (i.e., is the repeat bit set, is pitch zero, is energy zero). Once unpacked, the coded parameter data is stored in RAM to be used as the index value to select the appropriate value from the Parameter Look-Up ROM. The outputs of the Parameter Look-Up ROM are the target values for the interpolation logic to reach in this frame period. During each of the interpolation periods the interpolation logic sends new parameter values to the LPC lattice network which makes available a new value of digitized synthetic speech to the D/A converter.

### 4.2 CODED SPEECH PARAMETERS

The LPC method of speech encoding reduces the speech data rate from approximately 100,000 bits/sec (raw digitized speech) to about 4800 bits/sec. The analyzer reduces this rate further (to 2000 bits per second or less) by encoding each of the 10 bit speech parameters as 3 to 6 bit codes. These coded values select a 10-bit parameter from the parameter look-up ROM in the VSP. Depending on the influence of each parameter on speech quality, between 8 and 64 possible values are stored in the Look-Up ROM for decoding and use in synthesis calculations. Note that the parameter ROM in the TMS5220C is mask

programmable and not touchable or alterable by the user.

Table 4-1 summarizes the parameter coding for the TMS5220C.

TABLE 4-1. PARAMETER CODING

| PARAMETER | LEVELS | CODE BITS                         |   |
|-----------|--------|-----------------------------------|---|
| ENERGY    | 15     | 4                                 |   |
| PITCH     | 64     | 6                                 |   |
| K1        | 32     | 5                                 |   |
| K2        | 32     | 5                                 |   |
| К3        | 16     | 4                                 |   |
| K4        | 16     | 4                                 |   |
| К5        | 16     | 4                                 |   |
| K6        | 16     | 4                                 |   |
| К7        | 16     | 4                                 |   |
| К8        | 8      | 3                                 |   |
| K9        | 8      | 3                                 |   |
| K10       | 8      | 3                                 |   |
| 12        | 247    | $\overline{49}$ + REPEAT = 50 BIT | S |

Assuming an 8kHz sample rate, a full set of coded parameters for each frame would require a data rate of 40Hz X 50 bits or 2000 bits per second. There are, however, three special cases in which a full frame is not necessary which allows the average data for male speech to be reduced to approximatly 1200 bits per second. The first assumes that vocal tract shape changes occur slowly therefor making it possible to repeat previous reflection coefficient data. This repetition is facilitated with a contol bit added to each frame which follows the energy frame. This control bit is shown in Figure 4-1 as the repeat bit. For example, in a voiced frame if the repeat bit is 1 only energy and pitch data are accessed from the VSM and the previous K1-K10 values are retained. Secondly, unvoiced frames require fewer filter reflection coefficients. Consequently, when pitch = 000000(binary), only K1-K4 are fetched from the VSM and stored in the Parameter RAM. As shown in Figure 4-1, K5 - 10 are not required for for unvoiced frames. Finally, when energy = 0000 as in interword or intersyllable pauses, no other data is required.

The following figure shows the 10 possible data strings (imbeded frame frate control (52 bit) and data without frame control (50 bit)).

|                                       |                          |            |        |          |             |          |          |    | Not required for unvolced frames |          |          |          |          |          |     |  |  |  |
|---------------------------------------|--------------------------|------------|--------|----------|-------------|----------|----------|----|----------------------------------|----------|----------|----------|----------|----------|-----|--|--|--|
| ·                                     | Frame Rat<br>Control Bit | •<br>18. [ | ENERGY |          | PITCH       | K1       | K2       | KS | K4                               | KS       | KG       | K7       | KB       | K9       | K10 |  |  |  |
|                                       | 11                       | ι.         | ****   | *        | *****       | 1 xxxxx  | *****    |    | ****                             | ****     | ****     | ****     | XXX      | жжх      | XXX |  |  |  |
|                                       |                          |            |        |          | <b></b>     | <b></b>  |          |    |                                  |          | -        | ·····    | ·····    |          | •   |  |  |  |
| Voiced Frame<br>(Variable Frame Rate) | ,                        |            |        | 0        | 52 Bits/    | Frame    |          |    |                                  |          |          |          |          |          |     |  |  |  |
|                                       |                          | _          |        |          |             | T        | I        | γ  | <u></u>                          | T        | r        | 1        | Γ        | 1        |     |  |  |  |
| Voiced Frame<br>(Fixed Frame Rate)    |                          |            |        | 0        | 50 Bits/    | Frame    |          |    |                                  |          |          |          |          |          |     |  |  |  |
|                                       |                          | ·          |        |          | L           | <b>.</b> | <b>.</b> |    |                                  | <i>.</i> | •        | <b>1</b> | •        | <b>!</b> | ·   |  |  |  |
| Unvoiced Frame                        |                          |            |        | 0        | 000000      |          |          |    | T                                | 33 8     | its/ Fra | ame      |          |          |     |  |  |  |
| (Pitch ± 0, Variable                  | L                        |            |        |          |             | <u> </u> |          |    | 1                                | ]        |          |          |          |          |     |  |  |  |
|                                       |                          | _          |        |          |             | ·        |          |    |                                  |          |          |          |          |          |     |  |  |  |
| Unvolced Frame                        |                          |            |        | 0        |             |          |          |    |                                  | 31 B     | its/ Fn  | eme      |          |          |     |  |  |  |
| Frame Pitch)                          |                          | L          |        |          |             | L        | L        | 1  | 1                                | 1        |          |          |          |          |     |  |  |  |
| Repeat Frame                          |                          |            |        | 1        | <u> </u>    | 13 Bits/ | Frame    |    |                                  |          |          |          |          |          |     |  |  |  |
| (Variable Frame Rate                  | , [                      |            |        |          |             |          |          |    |                                  |          |          |          |          |          |     |  |  |  |
| Report Frame                          |                          | _          | ••••   | <u> </u> | r           | า        |          |    |                                  |          |          |          |          |          |     |  |  |  |
| (Fixed Frame Rate)                    |                          |            |        | 1        |             | 11 Bits/ | Frame    |    |                                  |          |          |          |          |          |     |  |  |  |
|                                       |                          | La         |        |          |             | •        |          |    |                                  |          |          |          |          |          |     |  |  |  |
| Zero Energy (Slience)                 |                          |            | 0000   | 6        | Bits/ Frame | •        |          |    |                                  |          |          |          |          |          |     |  |  |  |
| (Variable Frame flate                 | ,                        |            |        | J        |             |          |          |    |                                  |          |          |          |          |          |     |  |  |  |
| Zero Energy (Silence                  | )                        | Γ          |        | ۱.       |             |          |          |    |                                  |          |          |          |          |          |     |  |  |  |
| (Fixed Frame Rate)                    |                          |            |        |          |             |          |          |    | *These                           | bits are | only re  | equired  | when da  | ta       |     |  |  |  |
|                                       | <b></b>                  |            |        | ,        |             |          |          |    | dependa                          | int fram | e rate i | control  | has been |          |     |  |  |  |
| Stop Code<br>(Variable Frame Rate     | .                        |            | 1111   | 6        | Bits/ Frame | ,        |          |    | serecteu                         | •        |          |          |          |          |     |  |  |  |
|                                       | ·                        |            |        | 1        |             |          |          |    |                                  |          |          |          |          |          |     |  |  |  |
| Stop Code                             |                          | Γ          | 1111   | ] 4      | Bits/ Frame | ,        |          |    |                                  |          |          |          |          |          |     |  |  |  |
| (Fixed Frame Rate)                    |                          | L          |        | ]        |             |          |          |    |                                  |          |          |          |          |          |     |  |  |  |

### FIGURE 4-1. FRAME DATA STRING LENGTHS

### 4.3 D/A CONVERSION

The TMS5220C contains an eight (8) bit digital to analog converter (D?A) with a typical linearity of one half of the least significant bit. Every smaple period (e.g. 125 microseconds) the lattice filter generates a new data point which is converted into a current output if zeri (0) to 1500 microamps. The output signal has as its most negative value, zero and as its most positive value, 1500 microamps. A resistor between the D/A output and ground is typically used as a current to voltage converter and a series capacitor is necessary to AC couple the speech output (the D/A has an offset binary output) to subsequent filter and amplifier stages. Figure 4-2 shows typical audio output circuits which may be used with the TMS5220C.

### 4.4 POWER UP SEQUENCE

In order to assure proper initialization of the TMS5220C during power up, the voltage rails (Vdd and Vss) must become stable within two (2) milliseconds. Figure 4-3 shows a timing diagram of the power up sequence. If the power up transition takes longer, then a hardware reset must be generated after the rails have stabilized. A hardware reset is performed by simultaneously driving RS and WS to their active (low) states. See Figure 4-3 for exact timing requirements.

#### 4.5 DIGITAL AUDIO OUT

Digital speech prior to the internal digital to analog converter can be serially accessed from the TMS5220C. The speech is accessed as a signed 10-bit value on the I/O pin clocked by the ROMCLK output and synchronized by the T11 output. Figure 4-4 demonstrates how binary data can be accessed. CMOS buffers provide a TTL Interface to the PMOS 5220C.



FIGURE 4-2. TYPICAL AUDIO OUTPUT CITCUITS FOR THE TMS5220C



FIGURE 4-3. POWER UP SEQUENCE FOR THE 5220C SPEECH SYNTHESIZER



FIGURE 4-4. CIRCUIT FOR ACQUISITION OF 10 BIT BINARY SPEECH DATA

### SECTION 5

### APPLICATIONS

### 5.1 MICROPROCESSOR INTERFACE

Although the TMS5220C is operated under the host's control, the VSP does not require full-time supervision. The host controller merely issues macro commands and possibly inputs data. Then the synthesizer takes over and carries out its synthesizer algorithm internally with the data provided from external ROMs, as directed by lines ADD1 through ADD8, MO and M1, and ROMCLK, much as any other dedicated attached processor would. The following diagram demonstrates a typical interface with a host microprocessor system and an EPROM to control the voice-synthesis processor.



FIGURE 5-1. 5220C INTERFACE WITH HOST COMPUTER

The microprocessor interface is further demonstrated with the following diagram showing TI's TMS 9995 microprocessor system. The 9995's 8-bit data bus is seperate from the microcontroller's 16-bit address bus; hence, no demultiplexing is required to interface the 5220C (and its EPROM), which can simply plug into the 9995's 8-bit data bus. Moreover, the barest amount of logic completes the hardware interface-just two TTL gates and two inverters. The gates develop the required RS and WS inputs to the 5220C from the 9995" WRITE ENABLE outputs. One inverter inverts the 5220C's RDY to the 9995's Memory Ready; the other inverter feeds the WS gate's input from D0 on the data bus.

The software required to add speech to a 9995-based programmable microsystem is as simple as the hardware. By treating the 5220C merely as a memory-mapped device, only one instruction-Move Byte-is necessary to handle all the required signal processing: The Memory Ready input to the 9995 implements the memory mapping of the 5220C and its associated EPROM.

### 5.2 MICROCOMPUTER INTERFACE

Interfacing to a 5220C chip is slightly more complex when the controller is a microcomputer rather than a microprocessor. Using a microcomputer is tempting because of its on-chip features, such as RAM, ROM, timers, and I/O capability make many low-cost applications economically feasible. Many 8-bit devices offer significant amounts of on-chip ROM and RAM. But microcomputer chips such as the TMS7000, 7020, and 7040 MLP family, the 8048, the 6801, and many others do not offer a Memory Ready input function like the 9995. Still, the lack of a Memory Ready input can be worked around with software. When interfacing micrcomputers, the 5220C should be mapped into the I/O space, which will simplify the hardware. Then, the microcomputer's parallel I/O interface communicates with the VSP's input buffer (FIFOs). In this way the system emulates the memory mapping in software, but the simplified hardware then needs more instructions for operating in the I/O space than in the memory space.

Substituting software for hardware is an excellent tradeoff for low-cost systems whose primary task is speech synthesis. An all-in-one microcomputer - controller/memory can cut an entire speech-synthesizer down to just two chips: the micro and the synthesizer. An 8-bit microcomputer such as the TMS7040 (which carries a 4-kbyte ROM for the vocabulary), working with a TMS5220C, can provide a speech-synthesis capability while still offering a powerful instruction set, on-chip RAM, the remainder (after vocabulary storage) of its on-chip 32-kbit ROM, an on-chip interval timer, and extensive I/O capability. This two chip configuration is depicted in Figure 5-3. Note that if there is insufficient on-board memory for vocabulary storage then an optional VSM can be used. For example a general application may call for a standard vocabulary to be stored on board while a specific application vocabulary may be stored in a VSM. This allows for custom application of a portion of the vocabulary. Use of the internal microcomputer memory limits operation to the speak external mode. Addition of an optional VSM allows for the use of the speak mode or a combination of both modes.



FIGURE 5-2. TWO CHIP SPEECH SYNTHESIS

Since just the first 11 ports of the 7040 peripheral file are hardware-defined for the 5220C, the 7640 can still employ the other 21 ports normally-for example when used for an external keyboard. Thus, the 7040 can communicate with an 8-bit speech-synthesizer chip such as the 5220C, yet maintain substantial processing power.

More memory (or more periheral devices) can be added to such a basic two-chip system by changing to a memory (or Peripheral) exansion mode of operation. But in a memory-expansion (or peripheral-device) mode, microcomputers fall short. Microcomputers lack the logic needed for block or DMA-type data transfers. They also lack a Memory Ready input for synchronization; accordingly, a microcomputer cannot generate appropriate wait states for the 5220C, which operates much slower than the microcomputers memory cycle.

A TTL octalbus-transceiver chip, TI's 74LS646, provides a solution to this synchronization problem. With eight registered-buffered transceiver circuits and multiplexed three-state drivers, the chip allows the 7040 microcomputer or the 5220C synthesizer to send or receive data asynchronusly at each device's own rate. The following diagram depicts a typical interface with the TMS7040 and the 74LS646. See Figure 5-4.



FIGURE 5-4. TMS7040 INTERFACE WITH SN74LS 646

### SECTION 6

### **ELECTRICAL CHARACTERISTICS**

### 6.1 ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED)\*

| Any pin with respect to VSS |      |      |      |  |  | <br>• | <br> |   |      | <br> |  |      | <br> |  | <br>• • | <br> | -2   | 0 \ | / to | +0   | 1.3 | V  |
|-----------------------------|------|------|------|--|--|-------|------|---|------|------|--|------|------|--|---------|------|------|-----|------|------|-----|----|
| Power Dissipation           | <br> |      | <br> |  |  |       | <br> |   | <br> | <br> |  |      |      |  | <br>    | <br> | <br> |     | €    | 500  | m   | W  |
| Operating temperature range |      | <br> |      |  |  |       | <br> |   |      | <br> |  | <br> |      |  |         | <br> | <br> | 0   | °C   | to 7 | 70° | ,C |
| Storage temperature range   | <br> |      |      |  |  |       | <br> | • | <br> | <br> |  |      |      |  | <br>    | <br> | -    | -40 | °C   | to 🕻 | 70' | °C |

\*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 RECOMMENDED OPERATING CONDITIONS

| PARAMETER                                 | MIN NO               | M MAX                | UNIT |
|-------------------------------------------|----------------------|----------------------|------|
| Supply voltage, VSS                       | 4.75                 | 5 5.25               | V    |
| Supply voltage, VREF                      |                      | 0                    | V    |
| Supply voltage, VDD                       | 4.75                 | -5 -5.25             | V    |
| High-level input voltage VIH (see note 2) | V <sub>SS</sub> -0.6 | V <sub>SS</sub>      | V    |
| Low-level input voltage VIL (see Note 1)  | VDD                  | 0 V <sub>SS</sub> -4 | V    |
| Operating free-air temperature, TA        | 0                    | 70                   | °c   |
| Operational frequency (External RC)       | 620                  | 825                  | kHz  |

NOTE 1: The algebraic convention, where the more-positive (less-negative) limit is designated as maximum, is used in this data sheet for logic voltages levels only.

NOTE 2: Pull up resistors are provided on all data and select inputs. This permits direct drive from TTL compatible devices.

### 6.3 ELECTRICAL CHARACTERISTICS OVER FULL RANGE OF RECOMMENDED OPERATING CONDITIONS

|                | PARAMETE                               | iR                       | MIN                | TYP | MAX                    | UNIT |
|----------------|----------------------------------------|--------------------------|--------------------|-----|------------------------|------|
|                | 00-07, WS, RS, INT                     | 10H = 0.4 mA             | 2.4                |     | V <sub>\$\$</sub>      | V    |
| ⊻он            | ROMCLK, ADD 1-8, MO. M1                | I <sub>OH</sub> = 100 μA | - V <b>SS</b> -0.5 |     | Vss                    | V    |
|                | 00-07, WS, RS, INT                     | IOL = 1.5 mA             | VRSF-0.5           | 0   | VRSF+0.5               | V    |
| VOL            | ROMCLK, ADD 1-8, MO, M1                | IOL = 100 #A             |                    |     | V <sub>\$\$</sub> -4.5 | V    |
| IREF           | Supply current from VREF (reference to | V <sub>SS</sub> )        |                    | 3.  | 5                      | mA   |
| 100            | Supply current from VDD (reference to  | V <sub>SS</sub> )        |                    | 10  | 35                     | mΑ   |
| Ci             | Input capacitance, (except data bus)   |                          |                    | 15  |                        | DF   |
| C <sub>0</sub> | Output capacitance, (except data bus)  |                          |                    | 15  |                        | pF   |
| Cdb            | Data bus load capacitance              |                          | 25                 |     | 300                    | pF   |

### 6.4 STATIC DISCHARGE PROTECTION

All inputs and outputs are guarded against electrostatic damage by state-of-the-art protection devices incorporated on the chip.

### **SECTION 7**

### **MECHANICAL DATA**

7.1 TMS5220A-28 PIN PLASTIC PAGE, .100" PIN CENTER SPACING, .600" PIN ROW SPACING



ALL DIMENSIONS ARE IN MILLIMETERS AND PARENTHETICALLY IN INCHES. NOTE s: Each pin centerline is located within 0.010 inch (0.26 millimeters) of its true longitudinal position.

### 7.2 TMS5220A-28 PIN PLASTIC PACKAGE, .070" PIN CENTER SPACING, .400" PIN ROW SPACING



ALL DIMENSIONS ARE IN MILLIMETERS AND PARENTHETICALLY IN INCHES. NOTE a: Each pin centerline is located within 0.010 inch (0.26 millimeters) of its true longitudinal position.

### 7.3 ENVIRONMENTAL

### TEMPERATURE RANGE

Operating 0° C to 70° C Storage -40° C to 70° C

#### HUMIDITY

Operating: 85 percent Relative Humidity at 35°C Storeas: 95 percent Relative Humidity at 55°C.